## cs281: Introduction to Computer Systems Lab11

## 1 Specification

The objective of Lab 11 (aka HW6 Part B) is to build the hardwired Control Logic that drives automatic instruction execution on our SEQ datapath. Most of what you need is already in place, but I've updated and provided you with a new version of the Datapath. The Logisim circuits provided now consist of three files.

- 1. Y86Memory.circ This file has not changed and defines the Instruction Memory and a handful of subcircuits exactly as provided in the last lab.
- 2. Y86Control.circ This file currently only has one circuit defined in it, and is where you should be doing all of your work in this lab. The main circuit in this file is called Y86Control, just like its filename, and the circuit simply consists of the input pins and output pins so that the interface can be used in the parent circuit, Y86.circ.
- 3. Y86.circ This is the modified datapath with connections to the Y86Control circuit that you will build in this lab. In addition to placing the Y86Control circuit interface on the datapath, we have added the Stat register along with control signals for statWrite and statValue. Error signals from instruction and data memory have also been tunneled to provide input to the Y86Control circuit.

Your task is to add combinational logic for all the control outputs of the Y86 circuit. The inputs to the circuit include icode, ifun, CC, Stat, imemError, and dmemError. Your goal is to build a subcircuit for each one or two control signals. These subcircuits (all defined in Y86Control.circ) should implement the correct functionality based on the current instruction and other inputs to Y86Control, but not all subcircuits will require *all* the inputs.

You may design this control as you like, for instance, you could have subcircuits that generate needs\_regids and needs\_valC as described in the textbook and use these as inputs to the subcircuit that determines PCIncSrc, or you could simply use the four bits of icode as the input to PCIncSrc. You are, however, required to use subcircuits, so the top level of Y86Control should be your collection of subcircuits along with appropriate wiring of inputs into the subcircuits, and wiring from the outputs of the subcircuits to the output pins of Y86Control.

The Table below gives the meanings for each of the control signals on the Y86 datapath. For each, you should first determine the input(s) for determining the correct control signal value. Then build a truth table for each, employing "Don't Care" values to enable minimal circuits. You may use Logisim facilities to Analyze and Build the circuits, and may even print the truth table given by Logisim, but you must have appropriate 'X' values for Don't Care's in the truth table, so you may have to go back and update the printed output.

| Control        | Width | Description                                                                                 |
|----------------|-------|---------------------------------------------------------------------------------------------|
| continue       | 1     | When 1, allows execution to continue since this control is ANDed                            |
|                |       | with the clock before the clock continues to the rest of the datapath.                      |
|                |       | So this value should be 1 as long as Stat is 00, and should be 0                            |
|                |       | otherwise.                                                                                  |
| statWrite      | 1     | Determines whether or not the Stat register should be written.                              |
| statVal        | 2     | Value to be stored in the Stat register when statWrite is 1. 00 means                       |
|                |       | execution is OK, 01 means an invalid instruction was encountered,                           |
|                |       | 10 means instruction memory received an invalid address, and 11                             |
|                |       | means data memory received an invalid address.                                              |
| PCIncSrc       | 2     | Determines value to add to PC to get to next instruction.                                   |
|                |       | 00 - 1, 01 - 2, 10 - 5, 11 - 6.                                                             |
| valCsrc        | 1     | Determine value for valC. 0 means valC $\leftarrow$ Dest (M4[PC+1]), 1 means                |
|                |       | $valC \leftarrow V/D (M4[PC+2]).$                                                           |
| valAsrc        | 1     | Determine read register file output for valA. 0 means valA $\leftarrow$ R[rA],              |
|                |       | 1 means valA $\leftarrow$ R[%esp].                                                          |
| valBsrc        | 1     | Determine read register file output for valB. 0 means valB $\leftarrow$ R[rB],              |
|                |       | 1 means valB $\leftarrow$ R[%esp].                                                          |
| dstEsrc        | 2     | Determine destination register for write of valE. 00 means R[rB]                            |
|                |       | $\leftarrow$ valE, 01 means R[%esp] $\leftarrow$ valE, 10 and 11 mean send 0xf to dstE,     |
| 1.26           |       | indicating no write.                                                                        |
| dstMsrc        | 1     | Determine destination register for write of valM. 0 means R[rA]                             |
| 1 4            | 2     | ←valM, 1 means send 0xf to dstM, indicating no write.                                       |
| aluAsrc        | 2     | Determine value to send to ALU_A. 00 means ALU_A ←valA, 01                                  |
|                |       | means ALU_A $\leftarrow$ valC, 10 means ALU_A $\leftarrow$ 4, 11 means ALU_A $\leftarrow$ - |
| - l D          | 1     | 4.                                                                                          |
| aluBsrc        | 1     | Determine value to send to ALU_B. 0 means ALU_B $\leftarrow$ valB, 1 means                  |
| setCC          | 1     | ALU_B $\leftarrow$ 0. Determine whether or not to update the CC register on the next        |
| setCC          | 1     | clock. 0 indicates do not update, 1 indicates update.                                       |
| aluOp          | 1     | Determine operation to route to ALUfun. 0 means 0000 (add), 1                               |
| aruOp          | 1     | means use ifun.                                                                             |
| dmemAddr       | 1     | Determine address routed to data memory address line. 0 means                               |
| dillelliAddi   | 1     | dAddr ←valE. 1 means dAddr ←valA.                                                           |
| dmemData       | 1     | Determine value routed to data memory D input. 0 means D $\leftarrow$ valA,                 |
| diffembata     | 1     | 1 means D ←valP                                                                             |
| dmemWrite      | 1     | Determine whether or not to store D at M4[dAddr] on the next clock.                         |
| diliciliyyiide | 1     | 0 indicates do not write memory, 1 indicates write memory.                                  |
| newPC          | 2     | Determine source of next Program Counter to be routed to input of                           |
| licwi C        |       | PC register. 00 means newPC $\leftarrow$ valP, 01 means newPC $\leftarrow$ valC, 10         |
|                |       | means newPC $\leftarrow$ valM, and 11 is undefined.                                         |
|                |       | mound now to valist, and it is anathra.                                                     |

## 2 Testing and Evaluation

This part of HW5 is worth 35 points, allocated as follows:

- 5 points for clean and clear design and documentation of circuit truth tables.
- 5 points for the provision of a set of simple Y86 test programs, targeted at demonstrating correct operation of your CPU. These test should, in aggregate, cover all 13 instructions, with sufficient variety to hit likely combinations of instruction variations.
- 25 points for correctness. Correctness will be determined by executing test programs on your Y86 CPU, and comparing against the same program execution when run by yis. Like your own, my test programs will consist of unit tests to check individual instructions, and two integrated tests that use a variety of instructions in a "real" program.

## 3 Hints

- 1. Start by hardcoding continue to 1, and set up "sensible" defaults for most of the control signals. Then work a single control signal at a time (consistent with the rest of the defaults).
- 2. Build your set of test programs as you go, so that you don't have to do the same work twice.
- 3. I would begin with getting irmovl to work, since you need a mechanism to load registers before you can test much else.
- 4. Save the integrated program tests for *after* you have worked through the individual instruction tests.
- 5. Be careful with the rrmovl, because you must provide for the general case of cmovXX that rrmovl is a specific instance of.